scispace - formally typeset
Open AccessJournal ArticleDOI

NORA: a racefree dynamic CMOS technique for pipelined logic structures

N.F. Goncalves, +1 more
- 01 Jun 1983 - 
- Vol. 18, Iss: 3, pp 261-266
TLDR
A new dynamic CMOS technique which is fully racefree, yet has high logic flexibility, and logic inversion is provided, which means higher logic flexibility and less transistors for the same function.
Abstract
Describes a new dynamic CMOS technique which is fully racefree, yet has high logic flexibility. The circuits operate racefree from two clocks /spl phi/ and /spl phi/~ regardless of their overlap time. In contrast to the critical clock skew specification in the conventional CMOS pipelined circuits, the proposed technique imposes no restriction to the amount of clock skew. The main building blocks of the NORA technique are dynamic CMOS and C/SUP 2/MOS logic functions. Static CMOS functions can also be employed. Logic composition rules to mix dynamic CMOS, C/SUP 2/MOS, and conventional CMOS will be presented. Different from Domino technique, logic inversion is also provided. This means higher logic flexibility and less transistors for the same function. The effects of charge redistribution, noise margin, and leakage in the dynamic CMOS blocks are also analyzed. Experimental results show the feasibility of the principles discussed.

read more

Content maybe subject to copyright    Report

Citations
More filters
Journal ArticleDOI

A BiCMOS dynamic carry lookahead adder circuit for VLSI implementation of high-speed arithmetic unit

TL;DR: A BiCMOS dynamic carry lookahead circuit that is free from race problems is presented and shows a more than five times improvement in speed as compared to the CMOS Manchester carryLookahead (MCLA) circuit.
Journal ArticleDOI

High fan-in dynamic CMOS comparators with low transistor count

TL;DR: Several high fan-in dynamic CMOS comparators with low transistor count, high speed and low power are proposed, which can be used as equality comparators, mutual comparators and zero/one detectors.
Journal ArticleDOI

Constant Delay Logic Style

TL;DR: A constant delay (CD) logic style is proposed in this paper, targeting at full-custom high-speed applications, and exhibits a unique characteristic where the output is pre-evaluated before the inputs from the preceding stage is ready.
Patent

Dynamic logic circuit and self-timed pipelined datapath system

TL;DR: In this article, a plurality of unit dynamic logic circuits sequentially coupled in a multiple-stage fashion are applied to a plurality stage of combinational circuits in a self-timed pipelined datapath system, whereby a static leakage current at charging or predischarging operation can be reduced, resulting in decrease of power dissipation.
Journal ArticleDOI

Dual Mode Logic—Design for Energy Efficiency and High Performance

TL;DR: The recently proposed dual mode logic (DML) gates family enables a very high level of energy-delay optimization flexibility at the gate level, which is utilized to improve energy efficiency and performance of combinatorial circuits by manipulating their critical and noncritical paths.
References
More filters
Journal ArticleDOI

High-speed compact circuits with CMOS

TL;DR: A new circuit type, the CMOS domino circuit, is described, which involves the connection of dynamic CMOS gates in such a way that a single clock edge can be used to turn on all gates in the circuit at once.
Journal ArticleDOI

Clocked CMOS calculator circuitry

TL;DR: A novel circuit technique that has been applied to the world's first CMOS-LSI for a desktop calculator is described in detail.
Journal ArticleDOI

High-density CMOS ROM arrays

TL;DR: The CMOSROMs produced are competitive with NMOS ROMs in both density and speed, yet retain all of the advantages of static CMOS circuits such as 1-/spl mu/W power dissipation, full 2.8-15 V voltage operating range, and full -55/spl deg/C-125/spl Deg/C temperature range.
Proceedings Article

NP-CMOS: A Racefree - Dynamic CMOS Technique for Pipelined Logic Structures

TL;DR: In this paper, a new dynamic CMOS circuit technique using n and p logic trees is presented, which operates race-free from two clocks O and O regardless of their overlap time.
Journal ArticleDOI

High-speed programmable logic arrays in ESFI SOS technology

TL;DR: Exploratory MOS programmable logic arrays (PLA's) operating up to a clock frequency of 22 MHz have been realized and successfully operated as discussed by the authors, and the problems arising with the use of these dynamic logic gates are discussed and different circuits are presented.