scispace - formally typeset
Open AccessJournal ArticleDOI

NORA: a racefree dynamic CMOS technique for pipelined logic structures

N.F. Goncalves, +1 more
- 01 Jun 1983 - 
- Vol. 18, Iss: 3, pp 261-266
TLDR
A new dynamic CMOS technique which is fully racefree, yet has high logic flexibility, and logic inversion is provided, which means higher logic flexibility and less transistors for the same function.
Abstract
Describes a new dynamic CMOS technique which is fully racefree, yet has high logic flexibility. The circuits operate racefree from two clocks /spl phi/ and /spl phi/~ regardless of their overlap time. In contrast to the critical clock skew specification in the conventional CMOS pipelined circuits, the proposed technique imposes no restriction to the amount of clock skew. The main building blocks of the NORA technique are dynamic CMOS and C/SUP 2/MOS logic functions. Static CMOS functions can also be employed. Logic composition rules to mix dynamic CMOS, C/SUP 2/MOS, and conventional CMOS will be presented. Different from Domino technique, logic inversion is also provided. This means higher logic flexibility and less transistors for the same function. The effects of charge redistribution, noise margin, and leakage in the dynamic CMOS blocks are also analyzed. Experimental results show the feasibility of the principles discussed.

read more

Content maybe subject to copyright    Report

Citations
More filters
Journal ArticleDOI

The analysis and design of CMOS multidrain logic and stacked multidrain logic

TL;DR: A CMOS logic circuit called the CMOS multidrain logic (MDL) is proposed, analyzed, and experimentally observed, which consists of an enhancement-mode MOSFET as a current injector and aMultidrain MOSfET with drain terminals as output nodes and the gate terminal as input node.
Proceedings ArticleDOI

A formal approach towards electrical verification of synchronous MOS circuits

TL;DR: The authors present a formal view on the analysis of the electrical behavior of synchronous MOS circuits using rule-based techniques and fundamental algorithms, founded on a formal theory, to generate the relevant error messages.
Proceedings ArticleDOI

A contention-alleviated static keeper for high-performance domino logic circuits

TL;DR: A contention-alleviated static keeper (CASK) is proposed to reduce the contention between the pull-down network and the feedback keeper by lowering the gate voltage of the keeper, suitable for domino circuits with a range of supply voltage.
Proceedings ArticleDOI

Timing analysis in precharge/unate networks

TL;DR: It is demonstrated that the tight criterion of dynamic sensitization is robust on precharge/unate networks, though it has been shown to be non-robust on general networks.
Proceedings ArticleDOI

The design and implementation of multidimensional systolic arrays for DSP applications

TL;DR: The authors present a technique for transforming DSP (digital signal processing) algorithms to a form suitable for multidimensional systolic array implementation to speed up computation without much increase in area requirement.
References
More filters
Journal ArticleDOI

High-speed compact circuits with CMOS

TL;DR: A new circuit type, the CMOS domino circuit, is described, which involves the connection of dynamic CMOS gates in such a way that a single clock edge can be used to turn on all gates in the circuit at once.
Journal ArticleDOI

Clocked CMOS calculator circuitry

TL;DR: A novel circuit technique that has been applied to the world's first CMOS-LSI for a desktop calculator is described in detail.
Journal ArticleDOI

High-density CMOS ROM arrays

TL;DR: The CMOSROMs produced are competitive with NMOS ROMs in both density and speed, yet retain all of the advantages of static CMOS circuits such as 1-/spl mu/W power dissipation, full 2.8-15 V voltage operating range, and full -55/spl deg/C-125/spl Deg/C temperature range.
Proceedings Article

NP-CMOS: A Racefree - Dynamic CMOS Technique for Pipelined Logic Structures

TL;DR: In this paper, a new dynamic CMOS circuit technique using n and p logic trees is presented, which operates race-free from two clocks O and O regardless of their overlap time.
Journal ArticleDOI

High-speed programmable logic arrays in ESFI SOS technology

TL;DR: Exploratory MOS programmable logic arrays (PLA's) operating up to a clock frequency of 22 MHz have been realized and successfully operated as discussed by the authors, and the problems arising with the use of these dynamic logic gates are discussed and different circuits are presented.