scispace - formally typeset
Search or ask a question

Showing papers on "Transistor published in 1987"


Book
01 Jan 1987
TL;DR: In this article, the MOS transistors with ION-IMPLANTED CHANNELS were used for CIRCUIT SIMULATION in a two-and three-tier MOS structure.
Abstract: 1. SEMICONDUCTORS, JUNCTIONS AND MOFSET OVERVIEW 2. THE TWO-TERMINAL MOS STRUCTURE 3. THE THREE-TERMINAL MOS STRUCTURE 4. THE FOUR-TERMINAL MOS STRUCTURE 5. MOS TRANSISTORS WITH ION-IMPLANTED CHANNELS 6. SMALL-DIMENSION EFFECTS 7. THE MOS TRANSISTOR IN DYNAMIC OPERATION - LARGE-SIGNAL MODELING 8. SMALL-SIGNAL MODELING FOR LOW AND MEDIUM FREQUENCIES 9. HIGH-FREQUENCY SMALL-SIGNAL MODELS 10.MOFSET MODELING FOR CIRCUIT SIMULATION

3,156 citations


Book
01 Jan 1987
TL;DR: In this article, the authors introduce the concept of field effect transistors in the context of rectifier concepts and introduce a new Rectifier concept called Field Effect Transistor (FET) this article.
Abstract: Carrier Transport Physics Breakdown Voltage Power Junction Field-Effect Transistors Power Field-Controlled Diodes Power Metal-Oxide-Semiconductor Field Effect Transistors Power MOS-Bipolar Devices New Rectifier Concepts Synopsis References Index

783 citations


Journal ArticleDOI
TL;DR: The double-gate control of silicon-on-insulator (SOI) transistors is used to force the whole silicon film (interface layers and volume) in strong inversion as discussed by the authors.
Abstract: The double-gate control of silicon-on-insulator (SOI) transistors is used to force the whole silicon film (interface layers and volume) in strong inversion. This original method of transistor operation offers excellent device performance, in particular great increases in subthreshold slope, transconductance, and drain current. A simulation program and experiments on SIMOX structures are used to study the new device.

729 citations


Journal ArticleDOI
TL;DR: In this paper, a passivated nonradiative recombination center at the periphery of a GaAs/AlGaAs heterostructure bipolar transistor was proposed to increase the current gain of the device at low collector currents.
Abstract: With a simple chemical treatment we have passivated nonradiative recombination centers at the periphery of a GaAs/AlGaAs heterostructure bipolar transistor, resulting in a 60‐fold increase in the current gain of the device at low collector currents. This large enhancement in gain was achieved by spin coating thin films of Na2S9H2O onto the devices after their fabrication. We briefly discuss the passivation mechanism and the implications for other III‐V optoelectronic devices.

663 citations


Journal ArticleDOI
TL;DR: The Berkeley short-channel IGFET model (BSIM) as discussed by the authors is an accurate and computationally efficient MOS transistor model, and its associated characterization facility for advanced integrated-circuit design is described.
Abstract: The Berkeley short-channel IGFET model (BSIM), an accurate and computationally efficient MOS transistor model, and its associated characterization facility for advanced integrated-circuit design are described. Both the strong-inversion and weak-inversion components of the drain current expression are included. In order to speed up the circuit-simulation execution time, the dependence of the drain current on the substrate bias has been modeled with a numerical approximation. This approximation also simplifies the transistor terminal-charge expressions. The charge model was derived from its drain-current counterpart to preserve consistency of device physics. Charge conservation is guaranteed in this model.

560 citations


Journal ArticleDOI
TL;DR: The examined class of circuits includes voltage multipliers, current multiplier circuits, linear V-I convertors, linear I-V convertor circuits, current squaring circuits, and current divider circuits.
Abstract: The examined class of circuits includes voltage multipliers, current multipliers, linear V-I convertors, linear I-V convertors, current squaring circuits, and current divider circuits. Typical for these circuits is an independent control of the sum as well as the difference between two gate-source voltages. As direct use is made of the basic device characteristics, only a small number of transistors is required in the presented circuits.

380 citations


Journal ArticleDOI
TL;DR: The first actual field effect transistor (FET) has been fabricated utilizing polythiophene as an active semiconducting material as mentioned in this paper, and the device is normally off type and the source-drain current can be largely increased by a factor of 10 2 -10 3 by applied gate voltages.

371 citations


Journal ArticleDOI
TL;DR: A simple CMOS circuit technique for realizing both linear transconductance and a precision square-law function is described, which is versatile in application and diverse applications are demonstrated in the fields of linear amplifiers, continuous-time filters, and nonlinear function implementation.
Abstract: A simple CMOS circuit technique for realizing both linear transconductance and a precision square-law function is described. The circuit provides two separate outputs in the linear as well as square-law modes. The linear outputs both have a range of 100% or more of the total quiescent current value. The theory of operation is presented and effects of transistor nonidealities on the performance are investigated. Design optimization techniques are developed. Experimental results measured on nonoptimized prototypes are: distortion of 0.2% for input signals up to 2.4 V/SUB p-p/ in the case of linear transfer function and 1.3% in the case of the square-law transfer function, with a DC to -3-dB bandwidth of up to 20 MHz. Improved performance is expected when the optimization techniques developed are applied. The circuit is versatile in application: diverse applications are demonstrated in the fields of linear amplifiers, continuous-time filters, and nonlinear function implementation.

327 citations


Journal ArticleDOI
TL;DR: In this article, a single-transistor EEPROM device using single-polysilicon technology is described, which is programmed by channel hot-electron injection and the charges are stored in the oxide-nitride-oxide (ONO) gate dielectric.
Abstract: A novel single-transistor EEPROM device using single-polysilicon technology is described. This memory is programmed by channel hot-electron injection and the charges are stored in the oxide-nitride-oxide (ONO) gate dielectric. Erasing is accomplished in milliseconds by applying a positive voltage to the drain plus an optional negative voltage to the gate causing electron tunneling and/or hot-hole injection due to the deep-depletion-mode drain breakdown. Since the injection and storage of electrons and holes are confined to a short region near the drain, the part of the channel near the source maintains the original positive threshold voltage even after repeated erase operation. Therefore a select transistor, separate or integral, is not needed. Because oxide layers with a thickness larger than 60 A are used, this device has much better data retention characteristics than conventional MNOS memory cells. This device has been successfully tested for WRITE/ERASE endurance to 10000 cycles.

309 citations


Patent
13 Nov 1987
TL;DR: In this article, a trenched DMOS transistor is proposed to achieve higher breakdown voltages by increasing the dopant concentration in the epitaxial layer surrounding the bottom of the trench.
Abstract: A trenched device, such as a DMOS transistor, provides for higher breakdown voltages than possible using trenched devices of the prior art. The trench extends only into the epitaxial layer, thereby minimizing breakdown problems associated with prior art trench devices in which the trench extends into the more highly doped substrate. However, in order to achieve higher breakdown voltages, the dopant concentration is increased in that portion of the epitaxial layer surrounding the bottom of the trench. Thus, a novel trenched device is taught which achieves higher breakdown voltages by causing the trench to be surrounded by relatively highly doped material, while not requiring the trench to extend into the more highly doped substrate itself.

222 citations


Patent
02 May 1987
TL;DR: In this article, the authors proposed to obtain sufficiently large read margin with small write margin by simultaneously executing implantation of electron to one floating gate and release of electrons from the other floating gate.
Abstract: PURPOSE:To obtain sufficiently large read margin with small write margin by simultaneously executing implantation of electron to one floating gate and release of electrons from the other floating gate CONSTITUTION:Two pairs of floating gates 14, 15, electrodes 16, 17 which are capacitively coupled thereto and electrodes 18, 19 which send and receive the electrons through the gates 14, 15 and tunnel oxide films 20, 21 are provided The electrode 16 and electrode 18 are connected in common The electrode 17 and electrode 19 are also connected in common The two pairs of electrode connected in common are connected to the program bus lines 34, 35 through the transistors 24, 25 Implantation and release of charges are alternately carried out in the reverse directions to the gates 14, 15 Thereby, sufficiently large read margin can be obtained with small write margin

Patent
25 Nov 1987
TL;DR: In this article, a sense amplifier for use in a CMOS static random access memory is proposed, which consists of two sensing transistors with their sources coupled to a common pull down node, a pull down transistor for drawing current from the pulldown node during sensing operations, and a four transistor latch coupled to the drains of the two transistors, typically latching in less than two nanoseconds.
Abstract: A sense amplifier for use in a CMOS static random access memory. The core of the sense amplifier comprises seven transistors: two sensing transistors with their sources coupled to a common pull down node, a pull down transistor for drawing current from the pull down node during sensing operations, and a four transistor latch coupled to the drains of the two sensing transistors. The four transistor latch comprises two cross coupled CMOS inverters. When the pull down transistor is activated, the four transistor latch automatically amplifies the voltage differential on the gates of the two sensing transistors, typically latching in less than two nanoseconds. Since the latch is made up of CMOS inverters, no d.c. current is drawn by the sense amplifier after the input data has been sensed and latched. As a result, relatively powerful transistors can be used in the sense amplifier. The use of powerful transistors to produce differential output signals significantly reduces the amount of circuitry needed in the output driver of the memory device incorporating this sense amplifier. Furthermore, this sense amplifier significantly improves the access time of a memory device by enabling sensing with very small input signals from a memory cell, and by reducing the delay between sensing and providing an external data output signal.

Journal ArticleDOI
TL;DR: In this article, point contact transistors and Schottky diodes have been formed on synthetic boron-doped diamond and the first report of diamond transistors that have power gain was made.
Abstract: Point-contact transistors and Schottky diodes have been formed on synthetic boron-doped diamond. This is the first report of diamond transistors that have power gain. Further, the transistors exhibited power gain at 510°C and the Schottky diodes were operational at 700°C.

Patent
09 Jul 1987
TL;DR: In this paper, a process for fabricating LDD CMOS structures having a reduced mask count and improved manufacturability is described, where the spacer material is anisotropically etched from one of the surface regions to form spacers at the edge of the first gate electrode while retaining a spacer forming material over the second surface region.
Abstract: A process is disclosed for fabricating LDD CMOS structures having a reduced mask count and improved manufacturability. In one embodiment of the invention a CMOS structure is formed having gate insulators overlying N and P type surface regions. Gate electrodes are formed on each of the surface regions and a spacer forming material is deposited over the electrodes and the surface regions. The spacer material is anisotropically etched from one of the surface regions to form spacers at the edge of the first gate electrode while retaining the spacer forming material over the second surface region. Source and drain regions of the first MOS transistor are implanted using the spacers as an implantation mask. The spacers are removed and a lightly doped source and drain is implanted using the gate electrode as a mask. The implanted source and drain regions are oxidized using the remaining spacer forming material as an oxidation mask to prevent oxidation of the second surface region. Devices are then fabricated in that second surface region by implanting devices of opposite conductivity type either with or without the formation of spacers and an LDD structure on the devices of second conductivity type.

Journal ArticleDOI
TL;DR: In this paper, the authors describe a new operation mode of the SOI MOSFET, which enables lateral bipolar current to be added to the MOS channel current and enhances the current drive capability of the device.
Abstract: This paper describes a new operation mode of the SOI MOSFET. Connecting the floating substrate to the gate in a short-channel SOI MOSFET allows lateral bipolar current to be added to the MOS channel current and thereby enhances the current drive capability of the device. Part of the bipolar current emitted by the source terminal merges into the channel before reaching the drain, which renders the base width substantially shorter than the gate length. This novel operating mode of a short-channel SOI transistor is particularly attractive for high-speed operation, since the device is capable of both reduced voltage swing operation and high current drive, n-p-n and p-n-p devices, as well as complementary inverters have been successfully fabricated.

Journal ArticleDOI
TL;DR: A detailed comparison of DCVS logic and conventional logic is carried out by simulation, using SPICE, of the performance of full adders designed using the different circuit techniques.
Abstract: Differential cascode voltage switch (DCVS) logic is a CMOS circuit technique that has potential advantages over conventional NAND/NOR logic in terms of circuit delay, layout density, power dissipation, and logic flexibility. A detailed comparison of DCVS logic and conventional logic is carried out by simulation, using SPICE, of the performance of full adders designed using the different circuit techniques. The parameters compared are: input gate capacitance, number of transistors required, propagation delay time, and average power dissipation. In the static case, DCVS appears to be superior to full CMOS in regards to input capacitance and device count but inferior in regards to power dissipation. The speeds of the two technologies are similar. In the dynamic case, DCVS can be faster than more conventional CMOS dynamic logic, but only at the expense of increased device count and power dissipation.

Journal ArticleDOI
TL;DR: The Metal-Metal Matrix (M /sup 3/) layout method employs maximal use of metal interconnections while restricting delay-consuming polysilicon or polycide features only to form MOS transistor gates or to connect the same type of transistor gates with common input signals.
Abstract: This paper proposes a new layout method for high-speed VLSI circuits in single-poly and double-metal MOS technology. With emphasis on the speed performance, our Metal-Metal Matrix (M /sup 3/) layout method employs maximal use of metal interconnections while restricting delay-consuming polysilicon or polycide features only to form MOS transistor gates or to connect the same type of transistor gates with common input signals. M /sup 3/ layout is also amenable to submicron technology trends and existing CAD tools for single-poly and single-metal chip assembly and routing. Our layout studies indicate that M /sup 3/ is particularly appealing to high-speed dynamic CMOS circuits in view of packing density and speed performance. This new structure has not been experimented with VLSI chip fabrication yet and awaits empirical verification.

Journal ArticleDOI
TL;DR: Microelectrochimie a l'etat solide de microelectrodes revetues de polyaniline et caracteristiques du transistor en derivant as discussed by the authors.
Abstract: Microelectrochimie a l'etat solide de microelectrodes revetues de polyaniline et caracteristiques du transistor en derivant

Journal ArticleDOI
TL;DR: A 16-bit/spl times/16-bit multiplier for 2 two's-complement binary numbers based on a new algorithm is described, characterized by use of a binary tree of redundant binary adders.
Abstract: A 16-bit /spl times/ 16-bit multiplier for 2 two's-complement binary numbers based on a new algorithm is described. This multiplier has been fabricated on an LSI chip using a standard n-E/D MOS process technology with a 2.7-/spl mu/m design rule. This multiplier is characterized by use of a binary tree of redundant binary adders. In the new algorithm, n-bit multiplication is performed in a time proportional to log/SUB 2/ n and the physical design of the multiplier is constructed of a regular cellular array. This new algorithm has been proposed by N. Takagi et al. (1982, 1983). The 16-bit/spl times/16-bit multiplier chip size is 5.8 /spl times/ 6.3 mm/SUP 2/ using the new layout for a binary adder tree. The chip contains about 10600 transistors, and the longest logic path includes 46 gates. The multiplication time was measured as 120 ns. It is estimated that a 32-bit /spl times/ 32-bit multiplication time is about 140 ns.

Journal ArticleDOI
TL;DR: In this paper, a closed-form analytical model for the tunneling current in the trench transistor cell (TTC) is presented, which is used in Texas Instruments' 4-Mbit DRAM.
Abstract: A Zener effect has been identified in the trench transistor cell (TTC) which is used in Texas Instruments' 4-Mbit DRAM. This paper discusses a closed-form analytical model for the tunneling current in the TTC. The effect is also verified in a novel planar MOS structure.

Patent
Toshio Kameshima1
09 Dec 1987
TL;DR: In this paper, the authors present a photoelectric converting apparatus with a resetting transistor, a readout transistor, and a selecting transistor connected between the readout power source or the signal line.
Abstract: A photoelectric converting apparatus of the present invention includes a photoelectric converting element, a resetting transistor in which a source is connected to the photoelectric converting element and a drain is connected to a resetting power source, a readout transistor in which a gate is connected to the photoelectric converting element and a drain is connected to a readout power source, a signal line connected to a source of the readout transistor, a selecting transistor connected between the readout power source or the signal line and the readout transistor, and a constant current source connected to the signal line.

Journal ArticleDOI
TL;DR: In this paper, a 0.5µm-channel CMOS design optimized for liquid-nitrogen temperature operation is described, where thin gate oxide (12.5 nm) and dual polysilicon work functions (n+poly gate for n-channel and p+poly for p-channel transistors) are used.
Abstract: A 0.5-µm-channel CMOS design optimized for liquid-nitrogen temperature operation is described. Thin gate oxide (12.5 nm) and dual polysilicon work functions (n+-poly gate for n-channel and p+-poly for p-channel transistors) are used. The power supply voltage is chosen to be 2.5 V based on performance, hot-carrier effects, and power dissipation considerations. The doping profiles of the channel and the background (substrate or well) are chosen to optimize the mobility, substrate sensitivity, and junction capacitance with minimum process complexity. The reduced supply voltage enables the use of silicided shallow arsenic and boron junctions, without any intentional junction grading, to control short-channel effects and to reduce the parasitic series resistance at 77 K. The same self-aligned silicide over the polysilicon gate electrode reduces the sheet resistance (as low as 1 Ω/sq at 77 K) and provides the strapping between the gates of the complementary transistors. The design has been demonstrated by a simple n-well/p-substrate CMOS process with very good device characteristics and ring-oscillator performance at 77 K.

Patent
01 Dec 1987
TL;DR: In this article, a vertical MOS transistor has been shown to have its channel length determined by the thickness of an insulating layer provided over a semiconductor substrate, rather than by the depth of a trench in which the transistor is formed.
Abstract: A vertical MOS transistor having its channel length determined by the thickness of an insulating layer provided over a semiconductor substrate, rather than by the depth of a trench in which the transistor is formed. As a result, the characteristics of the transistor as relatively unaffected by doping and heat-treatment steps which are performed during formation. Also, the transistor may be formed so as to occupy very little surface area, making it suitable for application in high-density DRAMs. 0O048455372

Journal ArticleDOI
TL;DR: In this paper, a self-aligned heterojunction-bipolar-transistor (HBT) process based on a simple dual-lift-off method is described, which is promising for both millimeter-wave devices and large-scale integrated circuit fabrication.
Abstract: This paper describes a self-aligned heterojunction-bipolar-transistor (HBT) process based on a simple dual-lift-off method. Transistors with emitter width down to 1.2 µm and base doping up to 1 × 1020/cm3have been fabricated. Extrapolated current gain cutoff frequency f t of 55 GHz and maximum frequency of oscillation f_{\max} of 105 GHz have been obtained. Current-mode-logic (CML) ring oscillators with propagation delays as low as 14.2 ps have been demonstrated. These are record performance results for bipolar transistors. The dual-lift-off process is promising for both millimeter-wave devices and large-scale integrated circuit fabrication.

Book
01 Jan 1987
TL;DR: In this article, the authors deal mainly with physical device models which are developed from the carrier transport physics and device geometry considerations, focusing mainly on silicon and gallium arsenide devices and including models of silicon bipolar junction transistors, junction field effect transistors (JFETs), MESFET, transferred electron devices, pn junction diodes and Schottky varactor dodes.
Abstract: This book deals mainly with physical device models which are developed from the carrier transport physics and device geometry considerations. The text concentrates on silicon and gallium arsenide devices and includes models of silicon bipolar junction transistors, junction field effect transistors (JFETs), MESFETs, silicon and GaAs MESFETs, transferred electron devices, pn junction diodes and Schottky varactor diodes. The modelling techniques of more recent devices such as the heterojunction bipolar transistors (HBT) and the high electron mobility transistors are discussed. This book contains details of models for both equilibrium and non-equilibrium transport conditions. The modelling Technique of Small-scale devices is discussed and techniques applicable to submicron-dimensioned devices are included. A section on modern quantum transport analysis techniques is included. Details of essential numerical schemes are given and a variety of device models are used to illustrate the application of these techniques in various fields.

Patent
23 Sep 1987
TL;DR: A generalized multi-resonant switch that combines current-mode and voltage-mode resonant switches is proposed in this article, which can reduce the voltage stress to the switching transistor, increase the load range and reduce the switching frequency bandwidth.
Abstract: A generalized multi-resonant switch that combines current-mode and voltage-mode resonant switches. Application of the multi-resonant switch in zero-voltage switched multi-resonant converters results in reduction of the voltage stress to the switching transistor, increase of the load range and reduction of the switching frequency bandwidth. Each embodiment of the multi-resonant converter includes a multi-resonant switch having an active switch, a passive switch and reactive components for causing the active and passive switches to operate in a multi-resonant manner.

Patent
12 Jun 1987
TL;DR: In this article, the unstable state of a potential due to alpha particles was eliminated by forming a load with nonlinear impedance in a memory cell which are a couple of inverters equipped with loads and driver transistors (TR) and composed of an FF.
Abstract: PURPOSE:To eliminate the unstable state of a potential due to alpha particles by forming a load with nonlinear impedance in a memory cell which are a couple of inverters equipped with loads and driver transistors (TR) and composed of an FF. CONSTITUTION:Diodes D1 and D2 are connected in parallel to load resistances R1 and R2 and then the V-I characteristic that the load impedance based upon the diode D1 or resistance R2 and diode D2 indicates is nonlinear. Therefore, the potential at a point (a), i.e. voltage applied to the resistance R2 drops be cause of an electron generated by alpha particles to prevent storage from being inverted owing to the bistability of the FF. Namely, the junction dielectric strength of the diode D2 is broken down the moment the voltage drop occurs, and a current path is opened between V1 and (a) to supply a voltage, thereby maintaining the potential at the point (a). Consequently, the unstableness of the potential due to alpha particles which occurs possibly to the storage node of the memory cell is eliminated.

Journal ArticleDOI
TL;DR: In this article, the first room-temperature operation of a double heterojunction unipolar hot-electron transistor has been demonstrated, with a current gain greater than 10 and a measured current drive capability in excess of 1200 A cm−2.
Abstract: We demonstrate the first room‐temperature operation of a double heterojunction unipolar hot‐electron transistor. Our test structure has a current gain greater than 10 and a measured current drive capability in excess of 1200 A cm−2. The device uses an indirect, wide‐band‐gap AlSb0.92As0.08 emitter and the transistor base is a 100‐A‐wide InAs layer.

Journal ArticleDOI
TL;DR: In this paper, a charge pumping technique is used to measure the density of interface states at the SiSiO2 interface, which is based on the charge pumping phenomenon and can be performed on a metaloxide-semiconductor transistor structure without the need for Shockley Hall-Read statistics.
Abstract: A new method of measuring the density of band‐gap interface states at the Si‐SiO2 interface has been developed. This method is based on a charge pumping phenomenon and can be performed on a metal‐oxide‐semiconductor transistor structure without the need for Shockley–Hall–Read statistics. Although the method requires knowledge of the gate voltage‐surface potential relationship, the measured density of states is not as sensitive to either errors or fluctuations in this relationship as other more common techniques. Other advantages of this new method are that it can measure the density of interface states over most of the band gap, it is relatively simple to implement, and has a resolution comparable to either the conductance or deep level transient capacitance techniques. Applying the new method to a transistor with a channel length of 50 μm and a width of 25 μm, the density of interface states has been measured to within 80 meV of the conduction band.

Patent
Tiao-Yuan Huang1
23 Nov 1987
TL;DR: An improved double implanted and aligned LDD transistor comprising a gate having a central alignment member and a pair of outboard alignment members having portions contiguous with the gate oxide layer is presented in this paper.
Abstract: An improved double implanted and aligned LDD transistor comprising a gate having a central alignment member and a pair of outboard alignment members having portions contiguous with the gate oxide layer. A lightly doped junction is aligned with the central alignment members and a heavily doped junction is aligned with the outboard alignment members.