scispace - formally typeset
Journal ArticleDOI

Impact of a Spacer Dielectric and a Gate Overlap/Underlap on the Device Performance of a Tunnel Field-Effect Transistor

TLDR
In this paper, the effects of varying the dielectric constant and width of the spacer are studied, and it is observed that the use of a low-dielectric as a spacer causes an improvement in its on-state current.
Abstract
A tunnel field-effect transistor (TFET) for which the device operation is based upon a band-to-band tunneling mechanism is very attractive for low-power ultralarge-scale integration circuits. A detailed investigation, with the help of extensive device simulations, of the effects of a spacer dielectric on the device performance of a TFET is reported in this paper. The effects of varying the dielectric constant and width of the spacer are studied. It is observed that the use of a low- dielectric as a spacer causes an improvement in its on-state current. The device performance is degraded with an increase in the spacer width until a certain value (~30 nm); after which, the dependence becomes very weak. The effects of varying the source doping concentration as well as the gate overlap/underlap are also investigated. Higher source doping or a gate-source overlap reduces the spacer dependence of the device characteristics. A gate underlap structure, however, shows an improved performance for a high- spacer. For a given spacer, although a gate overlap or a relatively large gate underlap degrades the device performance, a small gate underlap shows an improvement in it.

read more

Citations
More filters
Journal ArticleDOI

Interfacial Charge Analysis of Heterogeneous Gate Dielectric-Gate All Around-Tunnel FET for Improved Device Reliability

TL;DR: In this article, the impact of interface traps, both donor and acceptor interface charges, present at the Si/SiO2 interface, on analog/RF performance and linearity distortion analysis of heterogeneous-gate-dielectric gate-all-around tunnel FET (HD-GAA-TFET) was investigated.
Journal ArticleDOI

Comparative Performance Analysis of the Dielectrically Modulated Full- Gate and Short-Gate Tunnel FET-Based Biosensors

TL;DR: In this article, a short-gate tunneling-field-effect-transistor (SG-TFET) structure has been investigated for the dielectrically modulated biosensing applications in comparison with a full-gate TFET structure of similar dimensions.
Journal ArticleDOI

Tunnel Field-Effect Transistors for Analog/Mixed-Signal System-on-Chip Applications

TL;DR: In this article, the analog performance of a double-gate n-type tunnel field effect transistor (n-TFET) with a relatively small body thickness (10 nm) was investigated.
Journal ArticleDOI

Drain-Dependence of Tunnel Field-Effect Transistor Characteristics: The Role of the Channel

TL;DR: In this article, the role of the channel on the drainpotential dependence of double-gate TFET characteristics is investigated, and it is found that a good drain current saturation is observed only for devices in which a relatively thick silicon body or gate-drain underlaps result in the penetration of the drain electric field through the channel.
Journal ArticleDOI

Impact of high-k spacer on device performance of a junctionless transistor

TL;DR: In this article, the impact of spacer dielectric on both sides of gate oxide on the device performance of a symmetric double-gate junctionless transistor (DGJLT) is reported for the first time.
References
More filters
Journal ArticleDOI

The effect of high-K gate dielectrics on deep submicrometer CMOS device and circuit performance

TL;DR: In this article, the potential impact of high permittivity gate dielectrics on device short channel and circuit performance is studied over a wide range of dielectric permittivities (K/sub gate/) using two-dimensional (2-D) device and Monte Carlo simulations.
Journal ArticleDOI

Impact of High- $k$ Gate Dielectrics on the Device and Circuit Performance of Nanoscale FinFETs

TL;DR: In this paper, the impact of high-k gate dielectrics on device short-channel and circuit performance of fin field effect transistors is studied over a wide range of dielectric permittivities.
Journal ArticleDOI

Fringing-induced barrier lowering (FIBL) in sub-100 nm MOSFETs with high-K gate dielectrics

TL;DR: In this article, a new anomalous degradation in device turn-off/on characteristics in sub-100 nm devices with high-K gate dielectrics is reported, which is clearly evident for K>25 and worsens as K increases (without buffer oxide).
Journal ArticleDOI

Three-terminal silicon surface junction tunneling device for room temperature operation

TL;DR: In this article, the negative differential conductance (NDC) characteristics at room temperature in a three-terminal silicon surface junction tunneling (Si SJT) device with the peak-to-valley current ratio of more than two were reported.
Journal ArticleDOI

Performance Improvement in Vertical Surface Tunneling Transistors by a Boron Surface Phase

TL;DR: In this article, the fabrication and characteristics of silicon tunneling transistors based on vertical metal-oxide-semiconductor (MOS) gated pin-diodes are shown.
Related Papers (5)