scispace - formally typeset
Proceedings ArticleDOI

A 22nm SoC platform technology featuring 3-D tri-gate and high-k/metal gate, optimized for ultra low power, high performance and high density SoC applications

Reads0
Chats0
TLDR
In this paper, a leading edge 22nm 3-D tri-gate transistor technology has been optimized for low power SoC products for the first time, and a low standby power 380Mb SRAM capable of operating at 2.6GHz with 10pA/cell standby leakages.
Abstract
A leading edge 22nm 3-D tri-gate transistor technology has been optimized for low power SoC products for the first time. Low standby power and high voltage transistors exploiting the superior short channel control, < 65mV/dec subthreshold slope and <40mV DIBL, of the Tri-Gate architecture have been fabricated concurrently with high speed logic transistors in a single SoC chip to achieve industry leading drive currents at record low leakage levels. NMOS/PMOS Idsat=0.41/0.37mA/um at 30pA/um Ioff, 0.75V, were used to build a low standby power 380Mb SRAM capable of operating at 2.6GHz with 10pA/cell standby leakages. This technology offers mix-and-match flexibility of transistor types, high-density interconnect stacks, and RF/mixed-signal features for leadership in mobile, handheld, wireless and embedded SoC products.

read more

Citations
More filters
Proceedings ArticleDOI

Is the bulk vs. SOI battle over

TL;DR: This talk will examine the reasoning behind such decision and evaluate the likelihood of alternative solutions such as dielectrically-isolated FinFET and FDSOI/UTBB for a broad spectrum of high volume products driving the semiconductor industry.
Patent

Routerless networks-on-chip

TL;DR: In this paper, the authors discuss methods, apparatus, and systems for designing and generating networks-on-chip (NoCs) as well as hardware architectures for implementing such NoCs.
Journal ArticleDOI

Vertically Integrated Reconfigurable Nanowire Arrays

TL;DR: In this paper, a feasible variant of vertically integrated reconfigurable field effect transistors (RFET) based on top-down nanowires is discussed, where the structure is divided into two vertical pillars.
Proceedings ArticleDOI

Surface Roughness Scattering in NEGF using self-energy formulation

TL;DR: In this paper, an approximate methodology to include surface roughness scattering in 3D Non-Equilibrium Green's Function (NEGF) simulations using self-energy formulation within the self-consistent Born approximation (SCBA) is presented.
Proceedings ArticleDOI

Performance evaluation of finFET based SRAM under statistical VT variability

TL;DR: The performance of extremely scaled FinFET-based 256-bit (6T) SRAM is evaluated with technology scaling for channel lengths of 20nm down to 7nm showing the scaling trends of basic performance metrics.
Related Papers (5)