scispace - formally typeset
Journal ArticleDOI

Leakage current mechanisms and leakage reduction techniques in deep-submicrometer CMOS circuits

Kaushik Roy, +2 more
- Vol. 91, Iss: 2, pp 305-327
TLDR
Channel engineering techniques including retrograde well and halo doping are explained as means to manage short-channel effects for continuous scaling of CMOS devices and different circuit techniques to reduce the leakage power consumption are explored.
Abstract
High leakage current in deep-submicrometer regimes is becoming a significant contributor to power dissipation of CMOS circuits as threshold voltage, channel length, and gate oxide thickness are reduced. Consequently, the identification and modeling of different leakage components is very important for estimation and reduction of leakage power, especially for low-power applications. This paper reviews various transistor intrinsic leakage mechanisms, including weak inversion, drain-induced barrier lowering, gate-induced drain leakage, and gate oxide tunneling. Channel engineering techniques including retrograde well and halo doping are explained as means to manage short-channel effects for continuous scaling of CMOS devices. Finally, the paper explores different circuit techniques to reduce the leakage power consumption.

read more

Citations
More filters
Journal ArticleDOI

Accurate estimation of total leakage in nanometer-scale bulk CMOS circuits based on device geometry and doping profile

TL;DR: A methodology for accurate estimation of the total leakage in a logic circuit based on the compact modeling of the different leakage current in nanoscaled bulk CMOS devices has been developed.
Proceedings ArticleDOI

Analysis of subthreshold leakage reduction in CMOS digital circuits

TL;DR: A comprehensive survey and analysis of various subthreshold leakage power reduction techniques that are applicable to current battery operated devices with an emphasis on static CMOS circuits show a clear tradeoff between leakage power and other circuit performance parameters.
Patent

Current driven memory cells having enhanced current and enhanced current symmetry

TL;DR: In this article, a method and system for providing and using a magnetic memory is described, which includes providing a plurality of magnetic storage cells and a selection device coupled with the magnetic element.
Journal ArticleDOI

Cool Chips: Opportunities and Implications for Power and Thermal Management

TL;DR: In this article, a comprehensive analysis of chip cooling for various nanometer scale bulk-CMOS and silicon-on-insulator (SOI) technologies is presented, which combines device, circuit and system level considerations.
Journal ArticleDOI

An integrated GPU power and performance model

TL;DR: GPU architectures are increasingly important in the multi-core era due to their high number of parallel processors and performance optimization has been a challenge for developers.
References
More filters
Journal ArticleDOI

Design of ion-implanted MOSFET's with very small physical dimensions

TL;DR: This paper considers the design, fabrication, and characterization of very small Mosfet switching devices suitable for digital integrated circuits, using dimensions of the order of 1 /spl mu/.
Book

Fundamentals of Modern VLSI Devices

Yuan Taur, +1 more
TL;DR: In this article, the authors highlight the intricate interdependencies and subtle tradeoffs between various practically important device parameters, and also provide an in-depth discussion of device scaling and scaling limits of CMOS and bipolar devices.
Book

Physics and technology of semiconductor devices

TL;DR: The Planar Technology of Semiconductor Surfaces is described in this article, where it is shown that the planar planar technology can be used to model the surface effects on p-n junction transistors.
Book

Digital Integrated Circuits

TL;DR: Digital Integrated Circuits as discussed by the authors is a practical book that bridges the gap between the circuit perspective and system perspective of digital integrated circuit design, including the impact of interconnect, design for low power, issues in timing and clocking, design methodologies and the tremendous effect of design automation on the digital design perspective.
Related Papers (5)