scispace - formally typeset
Journal ArticleDOI

Leakage current mechanisms and leakage reduction techniques in deep-submicrometer CMOS circuits

Kaushik Roy, +2 more
- Vol. 91, Iss: 2, pp 305-327
TLDR
Channel engineering techniques including retrograde well and halo doping are explained as means to manage short-channel effects for continuous scaling of CMOS devices and different circuit techniques to reduce the leakage power consumption are explored.
Abstract
High leakage current in deep-submicrometer regimes is becoming a significant contributor to power dissipation of CMOS circuits as threshold voltage, channel length, and gate oxide thickness are reduced. Consequently, the identification and modeling of different leakage components is very important for estimation and reduction of leakage power, especially for low-power applications. This paper reviews various transistor intrinsic leakage mechanisms, including weak inversion, drain-induced barrier lowering, gate-induced drain leakage, and gate oxide tunneling. Channel engineering techniques including retrograde well and halo doping are explained as means to manage short-channel effects for continuous scaling of CMOS devices. Finally, the paper explores different circuit techniques to reduce the leakage power consumption.

read more

Citations
More filters
Journal ArticleDOI

Energy extraction from the biologic battery in the inner ear.

TL;DR: It is demonstrated that the mammalian EP can be used as a power source for electronic devices by designing an anatomically sized, ultra-low quiescent-power energy harvester chip integrated with a wireless sensor capable of monitoring the EP itself.
Journal ArticleDOI

A circuit-compatible model of ballistic carbon nanotube field-effect transistors

TL;DR: A novel method of circuit-compatible modeling of single-walled semiconducting CNFETs in their ultimate performance limit is presented, for the first time, both the I-V and the C-V characteristics of the device have been efficiently modeled for circuit simulations.
Journal ArticleDOI

Multi- $V_{T}$ UTBB FDSOI Device Architectures for Low-Power CMOS Circuit

TL;DR: In this article, the potential of fully depleted silicon-on-insulator (FDSOI) technology as a multiple threshold voltage (VT) platform for digital circuits compatible with bulk complementary metal-oxide-semiconductor (CMOS) was analyzed.
Journal ArticleDOI

Gate Oxide Reliability Issues of SiC MOSFETs Under Short-Circuit Operation

TL;DR: In this paper, the authors investigated the reliability issues of the SiC MOSFET gate oxide under standard short-circuit test conditions, and also their shortcircuit sustainability (tolerance) have been studied at different drain-source and gate-source voltages.
Journal ArticleDOI

Digital Circuit Optimization via Geometric Programming

TL;DR: A method for digital circuit optimization based on formulating the problem as a geometric program or generalized geometric program (GGP), which can be transformed to a convex optimization problem and then very efficiently solved.
References
More filters
Journal ArticleDOI

Design of ion-implanted MOSFET's with very small physical dimensions

TL;DR: This paper considers the design, fabrication, and characterization of very small Mosfet switching devices suitable for digital integrated circuits, using dimensions of the order of 1 /spl mu/.
Book

Fundamentals of Modern VLSI Devices

Yuan Taur, +1 more
TL;DR: In this article, the authors highlight the intricate interdependencies and subtle tradeoffs between various practically important device parameters, and also provide an in-depth discussion of device scaling and scaling limits of CMOS and bipolar devices.
Book

Physics and technology of semiconductor devices

TL;DR: The Planar Technology of Semiconductor Surfaces is described in this article, where it is shown that the planar planar technology can be used to model the surface effects on p-n junction transistors.
Book

Digital Integrated Circuits

TL;DR: Digital Integrated Circuits as discussed by the authors is a practical book that bridges the gap between the circuit perspective and system perspective of digital integrated circuit design, including the impact of interconnect, design for low power, issues in timing and clocking, design methodologies and the tremendous effect of design automation on the digital design perspective.
Related Papers (5)