Journal ArticleDOI
Fabrication and analysis of deep submicron strained-Si n-MOSFET's
TLDR
In this paper, deep submicron strained-Si n-MOSFETs were fabricated on strained Si/relaxed Si/sub 0.8/Ge/sub sub 0.2/ heterostructures to yield well matched channel doping profiles after processing, allowing comparison of strained and unstrained Si surface channel devices.Abstract:
Deep submicron strained-Si n-MOSFETs were fabricated on strained Si/relaxed Si/sub 0.8/Ge/sub 0.2/ heterostructures. Epitaxial layer structures were designed to yield well-matched channel doping profiles after processing, allowing comparison of strained and unstrained Si surface channel devices. In spite of the high substrate doping and high vertical fields, the MOSFET mobility of the strained-Si devices is enhanced by 75% compared to that of the unstrained-Si control devices and the state-of-the-art universal MOSFET mobility. Although the strained and unstrained-Si MOSFETs exhibit very similar short-channel effects, the intrinsic transconductance of the strained Si devices is enhanced by roughly 60% for the entire channel length range investigated (1 to 0.1 /spl mu/m) when self-heating is reduced by an ac measurement technique. Comparison of the measured transconductance to hydrodynamic device simulations indicates that in addition to the increased low-field mobility, improved high-field transport in strained Si is necessary to explain the observed performance improvement. Reduced carrier-phonon scattering for electrons with average energies less than a few hundred meV accounts for the enhanced high-field electron transport in strained Si. Since strained Si provides device performance enhancements through changes in material properties rather than changes in device geometry and doping, strained Si is a promising candidate for improving the performance of Si CMOS technology without compromising the control of short channel effects.read more
Citations
More filters
Journal ArticleDOI
Mechanics of microelectronics structures as revealed by X-ray diffraction
TL;DR: In this paper, a real-space mapping of strain distributions in pseudomorphically strained, raised SiGe structures revealed that elastic relaxation extends approximately 20 times the feature thickness from their edges.
Journal ArticleDOI
Ge out-diffusion effect on low-voltage tunnelling current in strained-Si nMOSFETs
TL;DR: In this paper, the effect of out-diffusion on low-voltage tunnelling current was investigated using strained-Si nMOSFETs with different strained Si layers.
Compressively-strained, buried-channel $Si_{0.7}$Ge$_{0.3}$ p-MOSFETs fabricated on SiGe virtual substrates using a 0.25 µm CMOS process
Matthew P. Temple,Douglas J. Paul,Yue T. Tang,A.M. Waite,Claudia Cerrina,Alan G. R. Evans,Xiabbing Li,Jing Zhang,Sarah H. Olsen,Anthony O'Neill +9 more
TL;DR: In this article, a buried, compressively strained-Si 0.7Ge 0.3 p-MOSFET fabricated on a relaxed Si 0.85Ge0.15 using a high thermal budget 0.25 µm CMOS process is presented.
Journal ArticleDOI
Real-space strain mapping of SOI features using microbeam X-ray diffraction
TL;DR: In this article, X-ray microbeam measurements were performed on silicon-on-insulator (SOI) features strained by adjacent shallow-trench-isolation (STI).
Journal ArticleDOI
Controlling dislocation positions in silicon germanium (SiGe) buffer layers by local oxidation
Quanli Hu,Il Seo,Zhenning Zhang,Seung-Hyun Lee,Hyun-Mi Kim,Soo-Hyun Kim,Yong-Sang Kim,Hyun Ho Lee,Ya-Hong Xie,Ki-Bum Kim,Tae-Sik Yoon +10 more
TL;DR: The method of controlling dislocation positions via local oxidation of 80nm thick Si 08 Ge 02 buffer layer on Si substrate is investigated in this paper, where the strained SiGe layer is locally exposed to oxidation by patterning Si 3 N 4 mask layer with perpendicularly crossing stripe patterns.
References
More filters
Journal ArticleDOI
Band structure, deformation potentials, and carrier mobility in strained Si, Ge, and SiGe alloys
TL;DR: In this article, the authors compute the band structure and shear deformation potentials of strained Si, Ge, and SiGe alloys, and fit the theoretical results to experimental data on the phonon-limited carrier mobilities in bulk Si and Ge.
Journal ArticleDOI
On the universality of inversion layer mobility in Si MOSFET's: Part I-effects of substrate impurity concentration
TL;DR: In this paper, the inversion layer mobility in n-and p-channel Si MOSFETs with a wide range of substrate impurity concentrations (10/sup 15/ to 10/sup 18/ cm/sup -3/) was examined.
Journal ArticleDOI
Thermal and Electrical Properties of Heavily Doped Ge‐Si Alloys up to 1300°K
TL;DR: In this paper, the thermal resistivity, Seebeck coefficient, electrical resistivity and Hall mobility of GeSi alloys have been measured throughout the GeSi alloy system as functions of impurity concentration in the range 2×1018−4×1020cm−3, and of temperature in range 300°-1300°K.
Journal ArticleDOI
Comparative study of phonon‐limited mobility of two‐dimensional electrons in strained and unstrained Si metal–oxide–semiconductor field‐effect transistors
TL;DR: In this paper, the authors investigated the phonon-limited mobility of strained Si metal-oxide-semiconductor field effect transistors (MOSFETs) through theoretical calculations including two-dimensional quantization.
Journal ArticleDOI
Temperature-Dependent Thermal Conductivity of Single-Crystal Silicon Layers in SOI Substrates
TL;DR: In this paper, the authors developed a technique for measuring the thermal conductivity of silicon-on-insulator (SOI) transistors and provided data for layers in wafers fabricated using bond-and-etch-back (BESOI) technology.